Seat No: Enrollment No:

## PARUL UNIVERSITY

# **FACULTY OF ENGINEERING & TECHNOLOGY**

## B.Tech. Winter 2016 - 17 Examination

**Semester:** Date: 19-12-2016

**Subject Code: 03107203** Time: 10:00AM to 01:00PM

**Subject Name: Digital Electronics Total Marks: 100** 

### **Instructions:**

- 1. Attempt all questions from each section.
- 2. Figures to the right indicate full marks.
- 3. Make suitable assumptions wherever necessary.
- 4. Write section-A, section-B on separate answer sheets.

### **SECTION: A**

Q:1 (a) Convert following Numbers as directed

(05)

- (ii)  $(225.225)_{10} = ()_8$ (i)  $(101001011)_2 = ()_{10}$
- (iii)  $(7654)_{10} = ()_{BCD}$
- $(iv) (F28)_{16} = ()_{10} (v) (414)_8 = ()_{16}$

Q:1 (b) (1) Perform subtractions with the following binary numbers using 2 s complement

(05)

- (i) 10010 10011
- (ii) 100 -110000
- (2) Find 10's complement of following nos. (i) 3405.65, (ii) 87.76
- Q:2 (a) Explain De Morgan's theorems in detail.

(07)

Q:2 (b) Construct 4\*16 Decoder with help of 2\*4 Decoder.

(07)

Q:2 (b) Simplify the function using K-Map and implement with only NOR gates

(07)

$$F(w,x,y,z) = m(1,3,7,11,15)$$
 with don't care conditions

$$d(w,x,y,z) = m(0,2,5)$$

Q:3 (a) Design Combinational Circuits for Binary to Gray Code Conversion

- (07)(06)
- Q:3 (b) Reduce given expression by using Quine McClusy Method to find Prime Implicants F(a,b,c,d) = m(0,1,2,5,6,7,8,9,10,14)

- Q:3 (b) Design BCD to Excess-3 code converter using minimum number of NAND gates. (06)
- Q:4 (a) Explain Half Adder and Full Adder in detail and also Implement a full adder circuit (07)using a decoder and OR gates.
- Q:4 (b) What is meant by multiplexer? Explain with logic diagram and truth table, Operation (06)of 8-to-1 line multiplexer

#### **SECTION: B**

Q:1 (a) Draw and explain the working of following flip-flops

(05)

(05)

(06)

- (i) Clocked RS (ii) T-flip-flop
- **O:1** (b) Explain J-K flip-flop with necessary logic diagram, state equation and Truth table. How JK flip-flop is the refinement of RS flip-flop?
- Q:2 (a) Design a counter with the following sequence: 0, 4,2,1,6 and repeat. Use JK (07)flip-flop.
- Q:2 (b) List out 4 different operating modes of Shift Register. And explain in detail SISO (06)& PISO modes.

## OR

- Q:2 (b) Define: State table, State equation, State diagram, input & output equations.
- Q:3 (a) Define Odd and Even Parity and Consider 7 digit data as below and convert that data (07)in to Odd Parity Sequence and Even Parity Sequence
  - (i) 0011010
- (ii) 0111111
- (iii) 0110111
- (iv) 0000100 (v) 1010101



OR

(b) Design a 4 bit Binary Counter using D flip flop.

(06)

Q:4 (a) Compare RAM, ROM and EPROM and list the different types of PLDs.

(07) (07)

**Q:4** (b) Reduce the following state table to a minimum number of states and draw reduced state graph.

| Input<br>Sequence | Present state | Next state |     | Present<br>Output |     |
|-------------------|---------------|------------|-----|-------------------|-----|
| •                 |               | X=0        | X=1 | X=0               | X=1 |
| reset             | A             | В          | С   | 0                 | 0   |
|                   |               |            |     |                   |     |
| 0                 | В             | D          | Е   | 0                 | 0   |
| 1                 | C             | F          | G   | 0                 | 0   |
|                   |               |            |     |                   |     |
| 00                | D             | Н          | I   | 0                 | 0   |
| 01                | Е             | J          | K   | 0                 | 0   |
| 10                | F             | L          | M   | 0                 | 0   |
| 11                | G             | N          | P   | 0                 | 0   |
|                   |               |            |     |                   |     |
| 000               | Н             | A          | A   | 0                 | 0   |
| 001               | I             | A          | A   | 0                 | 0   |
| 010               | J             | A          | A   | 0                 | 1   |
| 011               | K             | A          | A   | 0                 | 0   |
| 100               | L             | A          | A   | 0                 | 1   |
| 101               | M             | A          | A   | 0                 | 0   |
| 110               | N             | A          | A   | 0                 | 0   |
| 111               | P             | A          | A   | 0                 | 0   |